Hi
I ' m checking the baseboard schematic of Voipac for Schematic and PCB design course.
I found few.. problems in schematics and I would need to ask here about these (in the MMC sheet):
Why this configuration for A0, A1,A2 and WP pins? At half of 3.3V(Veprom) ?? neither HI ..neither LO ...it is a metastable state
and even in the other IC FLASH 32Mbit for WPE pin:
And ...what about CSPI1_MISO_3v3 signals? should it need a pull up resistor?
There is no pull up resistor in all the schematics for thi signal,
but it is a line shared among several open drain driving pins.
For the two 0R resistors on CSPI1 signals I think they are not used both,
I guess they are for changing/selecting whitch signal (SS0 or SSI) should be drive the CE line.
Same problem for metastabiliy here for I2C_SDA and I2C_SCL lines in USB sheet:
thank you very much for your attention
and ...Happy New Year!
Rocco