TiagoPereira , 10-22-2015, 09:34 PM
Hi Robert, i'm working in my final Project course for the university, and I have some doubts for routing some signals. So please tell me your suggestion,
The first doubts I search a lot but not find a reasonable response for this, what the best layout for crystal oscillator, when used a solid GND plane inner layer. I use two oscillator, one for HSE (8Mhz) and other for LSE (32.768Khz).
The second is, when routing differential pair and have restrait for minimal track width, for reason costs, what is the best practice to improve them.
For finsh, the signals like clock for spi up to 45Mhz, i2c clock, what is the minimal gap for others signals tracks? It's the same approach you explained about crosstalk (rise time, Substrate Height, etc..) ? And it's batter trace this signal in inner layer or outlayer. Or for this signs is not very important, about cross talk.
This is my project, and i'm very grateful because your PCB course, and all your videos help me make this possible.